# Lecture IX Memory Management

#### §1. Simple Model of Memory Allocation

• Programs must be stored in MM for execution. These programs must first be loaded from disk storage. This gives rise to the problem of **memory management**, where memory refers to MM (a.k.a. RAM).

Let us investigate what exactly is the issue. The CPU appears to "directly" address locations in the main memory (MM). For example, a machine instruction might say LOAD R1, Address where R1 is a register and Address is an address in MM. In our Toy Hardware, we have a similar instruction, LOI R1, R2 where the address is stored in register R2.

But it is an illusion to think that the CPU can directly get to the main memory as easily as it can access registers. This illusion is accomplished with the help of a piece of hardware called the MMU. Note that we have no similar illusions about CPU being able to address disk space – that is why we normally do not consider it possible for programs to be stored in disks during execution.

In short, during program execution, getting information from/to main memory to CPU is nontrivial because such operations are one or two orders of magnitude slower than a CPU cycle. To emphasize that this reference to memory is a significant event, we talk about **memory reference** events during execution. Various issues in memory management has to do with overcoming the inherent slowness of memory references.

- Simplest memory management model: (1) The entire process image must be in memory. (2) Contiguous space is allocated for a process image.
- Straighforward Implementation:

We need to maintain two data structures called the **FREE MEMORY** and **USED MEMORY**.

We need to implement two functions: **free memory** and **allocate memory**.

- Each process needs a **base register** and **limit registor** for address translation.
- This creates HOLES. Holes that are too small for allocation is wasted. This is the FRAGMENTATION problem. (To be more precise, EXTER-NAL fragmentation)
- Free Memory:

Typically a linked list of all the contiguous blocks of available memory. These are in sorted order to allow merging. Similarly for Used Memory. • Free Memory Function:

Add the returned block to the free list Merge adjacent free blocks if possible.

• Allocate Memory Function:

Find a free block that is large enough, and allocate part of the block. Retain the rest in free memory.

- STRATEGIES TO ALLOCATE SPACE:
  - 1. First Fit (OK).

ACTUALLY, there is an implicit notion that "first" means as it occurs in the free memory list. But one can generalize this to mean free in some other criteria. In this case, this can even give us "best fit".

2. Best Fit or "Smallest fit" (OK).

The smallest one that fits. To implement this, we need another data structure to to list the free blocks in size order.

3. Worst Fit (NO)

Idea: avoid getting small useless blocks. PROBLEM: you quickly deplete your biggest blocks, and this may prevent future allocation for a large request.

4. Quick Fit

Maintain a separate pool of typical block sizes...

## §2. Relocatable Addressing

• Compiled programs work with logical addresses.

In execution, the CPU periodically generates a LOGICAL ADDRESS (0 to some limit).

- This must be transformed into a PHYSICAL ADDRESS.
- Hardware and RUNTIME support for this: MMU has a RELOCATION REGISTER holding a value.
- PHYSICAL ADDRESS = LOGICAL ADDRESS + RELOCATION REG-ISTER
- REMARK: sometimes "LOGICAL" is called "VIRTUAL". E.g., "virtual address" and "virtual memory". But it is best to reserve virtual memory for another concept.
- Definition: RELOCATION is the translation of logical address to physical address.

• Applications: simple memory protection, and allows compaction of processes in main memory.

# §3. Paging

- Paging is a memory allocation solution that addresses the problem of (external) fragmentation and removes the need for contiguous memory allocation.
- All modern memory allocation use some form of paging.
- Paging replaces external fragmentation with its own **internal fragmentation** which is less severe than external fragmentation.
- Needed: concept of (LOGICAL) PAGES and FRAMES. Pages and frames are two sides of the coin: one in logical space, other is physical space.
- Need a PAGE TABLE to map from pages to frames.

The simplest form of the Page Table is as follows: it is an array PT with as many entries as there are logical pages. Suppose there are N many logical pages. Then PT[i] stores the number of the frame that contains page i, where  $i = 0, 1, \ldots, N - 1$ .

- Invariably, physical space is (much) smaller than logical space. Since not all logical pages can fit into physical space, we must allow the possibility that PT[i] does not refer to a valid frame number (e.g., it might store a negative number to indicate this).
- E.g., Suppose we have 32-bit address space, and each address refers to a byte. This is 4 GB. Suppose each page is 4 KB. This means we have 1 Million pages. If each page table is 4 bytes, we need 4 MB of memory for the page table.
- Moreover, in the simplest paging model, we assume the Page Table is stored in MM. In the preceding example, it means we need 4MB of MM for each process. This is a big memory requirement, giving rise to issues of large page table sizes.
- Since page tables reside in main memory, it means each memory reference requires at least 2 references to main memory. Once to look up the page table entry, and second to access the actual frame containing the data in the logical address.

Then each process only need to keep ONE register ("Page Table Base Register" (PTBR)) to point to the location in main memory.

• Solution to the 2 memory references issue: CACHING!

We use a specialized hardware cache called TRANSLATION LOOK-ASIDE BUFFER (TLB). This is an associative memory: each entry is a pair (key,value). Typically, TLB has 64 to 1024 entries.

HOW to use TLB? It contains only some entries from the page table which is store in Main Memory (as in Solution 1).

In case of a TLB MISS, we act as in Solution 1. But we also add this new entry to TLB. Thus, we need some cache replacement policy.

NOTE: "Wired down entries" means they will never be replaced. Useful for critical pages.

• REFINEMENT of TLB idea:

We normally need to refresh TLB with each context switch.

One way to avoid this is to store with each TLB Entry a identifier (ASID's) for the process. This way, we do not need to flush the TLB with each context switch!

# §4. Protection

• Each page has associated protection bits, stored in page table.

Previously, we assume that PT[i] contains just a frame number. We now see that it may contain additional protection bits.

- These bits typically gives permissions to Read/Write/Execute. Thus it is similar to the sets of 3 bits associated with unix file permissions.
- If an instruction violates these permissions, a hardware error trap is sprung.
- To support multiprocessing, we also have valid-invalid bits. Invalid means page does not belong to the current logical space (but belongs to another processor's).
- Since most processors use only a fraction of its page table, hardware support this by providing a Page-Table Length Register (PTLR) to indicate size of page table.
- Another related issue is **shared pages**. A code is **re-entrant** (or pure) if it cannot be modified at execution time. Such code can be shared.

## §5. Page Table Structure

- See sect.8.5 of text. We had started out above with the simplest model, the page table as an array.
- Because of large table sizes, we may need to go to hierarchical page tables.

#### §6. Process Swapping

- MEMORY MODEL: Main Memory (or RAM) and Secondary Memory (or Disk).
- Processes must be in Main Memory to run.
- Backing Store: reserved space on Disk for processes not currently active.
- SWAPPING: the movement of processes between Main Memory and Backing Store.
- Typical time to swap between Main Memory and Backing Store: 420 ms. E.g., 1 MB image at 5MB/sec transfer rate takes 200 ms. Add some overhead.

This is expensive, so must use it carefully!

• On UNIX: swapping is only enabled when there are many processes are running, and the Main Memory usage has exceeded some threshold.

# §7. Segmentation

• Paging solves one problem, that of allocating memory.

That is, we need to map physical (i.e., virtual) memory to physical memory.

• Segmentation solves another problem, that of providing structure to the allocated memory.

In other words, the memory for a given process is not a homogeneous linear array of bytes, but can be viewed a variable size units called SEGMENTS.

• Now, we want to map "segmented memory" to logical memory (or to physical memory).

Each "segmented memory" address is a pair (Segment-number, offset).

This mapping is contained in the SEGMENT TABLE. In this table, we store a SEGMENT BASE and SEGMENT LIMIT for each Segment.

• E.g., a typical process will have these segments:

symbol table, stack, data, routines, etc.

When libraries are linked, we might get many separate segments.

• One benefit of segmentation is that we can achieve protection of segments. Protection bits can be set per segment. E.g., read-only, execute-only, etc. This makes sense since segments are often semantically meaningful units. • Another benefit: code sharing.

#### §8. Segmentation with Paging

- So far, we have tried to describe segmentation and paging as distinct mechanisms. In practice, we ought to combine the two. Let us look the implementation of this in Intel 80x86 (or x86) family of processors.
- The Intel 80x86 processors is perhaps the most famous family of CPU's in the world. It is so-called because the processors in this family had numbers ending in 86 (as in 8086, 80186, 80286, etc). It started in 1981 and each successive generation (286, 386, 486, 586, etc) is backwards compatible. The 586 family is also known as Pentium line. See Wikipedia under x86 Architecture or Pentium.
- Addresses are segmented in the 8086 family: 16-bit segment number, and a 16-bit offset.
- Please refer to Figure 9.21, page 355, in text. Our goal is to understand this figure.
- Each process has up to 16K segment, and each segment size is at most 4GB. Each page size is 4KB.
- The logical address space of processes is divided into 8K private segments and 8K shared segments.

To manage these segments, we have a **local descriptor table** (LDT) for the private segments, and a **global descriptor table** (GDT) for the shared segments.

• Each LDT/GDT entry consists of an 8-byte segment descriptor (base location, limit, etc), referring to main memory.

The logical address is a pair (SELECTOR, OFFSET). The SELECTOR is 16 bits (13-bit segment, 1-bit for GDT/LDT flag, 2-bit protection). The OFFSET is 32 bits.

• The CPU has 6 segment registers (so a program can access up to 6 segments at once).

It also has 6 **microprogram registers** to hold descriptors from LDT or GDT.

- Refer to Figure 9.21, page 355, in text for the following. The main algorithm to form a 32-bit physical address:
  - 1. Start with the logical address = (SELECTOR, OFFSET).
  - 2. Use SELECTOR in segment register to load entry from LDT/GDT

- 4. If valid, offset (from logical address) is added to to linear address.
- 5. Translate resulting address to physical address.

Exercises

 $\diamond$ 

**Exercise 8.1:** Please explain the following analogy:

page : logical space :: frame : physical space.

- **Exercise 8.2:** Explain the remark that paging enables a separation between the program's view of memory from the physical memory.
- **Exercise 8.3:** Assume a word-addressable memory system (a word is 4 bytes). Suppose page size is 16 KB, and physical memory is 2GB.
  - (i) If our logical address space is 32-bits, How many entries would the page table have?
  - (ii) What is the minimum soze of the page table?
  - (iii) What if the logical address space is 32-bits?

(iv) Assume that we solve the problem of large table size in (iii) using hierarchical page tables, where each node of the hierarchy is a page. What is the minimum depth of the trey  $\diamond$ 

**Exercise 8.4:** What is a solution to fragmentation? Describe what is needed to solve this problem. What new issues arise?

Exercise 8.5: What is "paging" a solution to?
Exercise 8.6: What are some solutions to huge page tables?

\_\_\_\_\_End Exercises

© Chee-Keng Yap