# Memory Hierarchy

Computer Systems Organization (Spring 2017) CSCI-UA 201, Section 3

Instructor: Joanna Klukowska

Slides adapted from Randal E. Bryant and David R. O'Hallaron (CMU) Mohamed Zahran (NYU) Storage: Memory and Disk (and other I/O Devices)

#### **Random-Access Memory (RAM)**

Key features

- RAM is traditionally packaged as a chip.
- · Basic storage unit is normally a cell (one bit per cell).
- Multiple RAM chips form a memory.
- RAM comes in two varieties:
  - SRAM (Static RAM)
  - DRAM (Dynamic RAM)

|      | Trans.<br>per bit | Access<br>time | Needs<br>refresh? | Needs<br>EDC? | Cost | Applications                    |
|------|-------------------|----------------|-------------------|---------------|------|---------------------------------|
| SRAM | 4 or 6            | 1X             | No                | Maybe         | 100x | Cache memories                  |
| DRAM | 1                 | 10X            | Yes               | Yes           | 1X   | Main memories,<br>frame buffers |

#### Nonvolatile Memories DRAM and SRAM are volatile memories · Lose information if powered off. Nonvolatile memories retain value even if powered off · Read-only memory (ROM): programmed during production · Programmable ROM (PROM): can be programmed once · Eraseable PROM (EPROM): can be bulk erased (UV, X-Ray) Electrically eraseable PROM (EEPROM): electronic erase capability · Flash memory: (EEPROMs) with partial (block-level) erase capability Wears out after about 100,000 erasings Uses for Nonvolatile Memories · Firmware programs stored in a ROM (BIOS, controllers for disks, network cards, graphics accelerators, security subsystems,...) Solid state disks (replace rotating disks in thumb drives, smart phones, mp3 players, tablets, laptops,...) Disk caches



**Bus Structure Connecting CPU and Memory** 

#### **Bus Structure Connecting CPU and Memory**

- A bus is a collection of parallel wires that carry address, data, and control signals.
- Buses are typically shared by multiple devices.









# Locality

- The key to bridging this CPU-Memory gap is a fundamental property of computer programs known as locality
- Principle of Locality: Programs tend to use data and instructions with addresses near or equal to those they have used recently









## **Memory Hierarchies**

- Some fundamental and enduring properties of hardware and software:
  - Fast storage technologies cost more per byte, have less capacity, and require more power (heat!).
  - The gap between CPU and main memory speed is widening.
  - · Well-written programs tend to exhibit good locality.
- These fundamental properties complement each other beautifully.
- They suggest an approach for organizing memory and storage systems known as a memory hierarchy.



## Caches

- **Cache**: A smaller, faster storage device that acts as a staging area for a subset of the data in a larger, slower device.
- Fundamental idea of a memory hierarchy:
  - For each k, the faster, smaller device at level k serves as a cache for the larger, slower device at level k+1.
- Why do memory hierarchies work?
  - Because of locality, programs tend to access the data at level k more often than they access the data at level k+1.

- Thus, the storage at level k+1 can be slower, and thus larger and cheaper per bit.
- Big Idea: The memory hierarchy creates a large pool of storage that costs as much as the cheap storage near the bottom, but that serves data to programs at the rate of the fast storage near the top.







